



# **Product Data Sheet**

Rev.1.2 2023/9/9

# ICL1122

Smart mmWave Sensor Series





# ICL1122

# 1 General Description



The ICL1122 is an integrated single-chip mmWave sensor SoC based on FMCW radar transceiver technology. It works in the 24 GHz K-band with up to 1 GHz modulation bandwidth in each single frequency sweeping chirp.

The ICL1122 offers a fully integrated solution for all critical mmWave functions with full transceiver and signal processing path, including full K-band RF transceiver, on-chip pattern generator, PLL, and ADCs. The pattern generator supports multiple frequency sweeping modes with different time-frequency waveforms, e.g. sawtooth and triangular waveforms. The pattern generator and PLL support fast chirp mode up to 8 kHz chirp rate. The digitized signals from the receiver chain can be serialized via multiple output interfaces. The device supports full cascading for higher angular resolution applications.

The device is packaged in a 32 pin 4 mm  $\times$  4 mm leadless ROHS compliant QFN package for easy interfacing to a wide range of antenna board technologies.

## 2 Main Features

- 24 GHz K-band highly integrated FMCW radar sensor SoC
- Up to 1 GHz bandwidth FM tuning range
- Integrated signal generator, low phase noise PLL, transmitter, receivers, baseband and ADCs
- One transmit channel and two receive channels
- Ultra-low power: As low as 70 µA current dissipation with 0.3% duty cycle operation
- TX maximum output power: 12 dBm
- RX noise figure: 10.0 dB
- Phase noise @ 1 MHz offset: -97 dBc/Hz
- Built-in 2.5 MHz conversion rate ADC with 16 bits resolution
- Fast FMCW chirp ramp rate: up to 20 MHz/µs

- High FMCW chirp linearity of 0.45% at 250 MHz tuning range
- Precise TX power control enhanced by on-chip RF power detector and temperature sensor
- Support multi-chip cascading applications
- Built-in hardware accelerator, support complex FFT and CFAR function
- Configuration interface support: I2C/SPI/UART
- Data output interface support: RAW Data /DS RAW /SPI (master/slave mode) /UART
- Support flexible power supply modes
- Easy hardware design: 4 mm × 4 mm QFN32 package for ultra-compact PCB design
- Junction temperature range: −40°C to 105°C

ICL1122 DS10012RN\_Rev.1.2\_20230910 1 / 35



# **Applications**

# 3 Applications

- Smart Home Radar Sensor
- Security and Surveillance
- Proximity and Position Sensor

- Cycling Rearview Radar
- Gesture Recognition
- Home Appliance Radar Sensor







# **Table of Contents**

| 1 |     | General Description                    | 1    | 7  |          | Electrical Characteristics 12            |
|---|-----|----------------------------------------|------|----|----------|------------------------------------------|
| 2 |     | Main Features                          | 1    |    | 7.1      | Absolute Maximum Ratings12               |
| 3 |     | Applications                           | 2    |    | 7.2      | ESD Ratings12                            |
| 4 |     | Block Diagram                          | 4    |    | 7.3      | Thermal Resistance12                     |
| 5 |     | Terminal Configuration and Description | 5    |    | 7.4      | Recommended Operating Conditions . 13    |
|   | 5.1 | Pin Diagram                            | 5    |    | 7.5      | Power Supply Characteristics13           |
|   | 5.2 | Signal Descriptions                    | 5    |    | 7.6      | Dynamic Performance14                    |
|   | 5.3 | Pin Mux function                       | 7    |    | 7.7      | Timing and Switching Characteristics. 15 |
|   | 5.4 | Standby Mode                           | 7    |    | 7.8      | External Clock and Crystal               |
|   | 5.5 | Chip Configuration Pin States          |      |    | Char     | acteristics16                            |
|   | Con | figuration                             | 8    | 8  |          | Interface and Peripherals18              |
| 6 |     | Functional Description                 | 8    |    | 8.1      | Chip Configuration Communication         |
|   | 6.1 | Transceiver Section                    | 8    |    | Inter    | face18                                   |
|   | 6.2 | Waveform Generator Section             | 8    |    | 8.2      | Chip Data Communication Interface 24     |
|   | 6.3 | DSP Accelerator                        | 9    | 9  |          | Application Information 32               |
|   | 6.4 | CFAR Function                          | . 10 |    | 9.1      | Application Schematic 32                 |
|   | 6.5 | Power Supply Section                   |      | 10 | )        | Package Outline33                        |
|   | 6.6 | Cascading Application                  |      | 11 |          | Handling Information34                   |
|   | 6.7 | Temperature Sensor                     |      | 12 | <u>)</u> | Revision History34                       |
|   | 6.8 | Power detector                         | 11   | lm | porta    | ant Notice and Warnings35                |



## 4 Block Diagram

The RF and analog subsystem implements the FMCW (frequency-modulated continuous-wave) transceiver system with one transmitter (TX), two receivers (RX1 and RX2), synthesizer, mixer, and baseband. Gain controls are applied to both transmitter and receivers to adjust the whole link budget to work in different scenarios. The baseband includes inter-mediate frequency (IF) programmable amplifier, filters, and ADCs. A built-in DSP accelerator can process the IQ ADC's raw data with Range FFT or Doppler FFT.

The ICL1122 supports full cascading applications, offering separate LOBUF\_IN and LOBUF\_OUT connections, separate 25 MHz clock inputs and output connections. The pattern generator and PLL support fast chirp mode up to 8 kHz chirp rate.

The ICL1122 can be configured via I2C/SPI/UART interface, RAW or DS RAW data can be directly outputted, DSP processed data can be serialized and outputted via SPI/UART interface.

Figure 4-1 presents the illustration of the design of ICL1122.



Figure 4-1 ICL1122 block diagram

## **Terminal Configuration and**

# 5 Terminal Configuration and Description

## 5.1 Pin Diagram

The outlook of ICL1122 is shown in Figure 5-1.



Figure 5-1 Pin diagram QFN32 (top view)

## 5.2 Signal Descriptions

Information of each pin is given in Table 5-1.

Table 5-1 Pin descriptions

| Pin Name                                                                                                                             | Ball_No                                           | Туре                                                                                                                                    | Description                                                 |
|--------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|
| RX2                                                                                                                                  | 1                                                 | IN                                                                                                                                      | Single-ended RX2 receiver input port                        |
| RSTN 3 IN External hardware reset input: A logic LOW on this pin reset causing internal digital circuit to take their default states |                                                   | External hardware reset input: A logic LOW on this pin resets the device, causing internal digital circuit to take their default states |                                                             |
| V_R                                                                                                                                  | 4 Power 1.6 V analog power supply for RX sections |                                                                                                                                         | 1.6 V analog power supply for RX sections                   |
| PLL_VC                                                                                                                               | 5                                                 | IN                                                                                                                                      | Connected to external loop filter to drive the internal VCO |
| LOBUF_OUT                                                                                                                            | 6                                                 | OUT                                                                                                                                     | 8 GHz Local Oscillator output port                          |
| V_T                                                                                                                                  | 7                                                 | Power                                                                                                                                   | 1.6 V analog power supply for TX sections                   |
| LOBUF_IN                                                                                                                             | 8                                                 | IN                                                                                                                                      | 8 GHz Local Oscillator input port                           |

ICL1122 DS10012RN\_Rev.1.2\_20230910 5 / 35



# Terminal Configuration and Description

| TX        | 10                | OUT                                                               | Single-ended transmitter output port                                    |  |  |  |
|-----------|-------------------|-------------------------------------------------------------------|-------------------------------------------------------------------------|--|--|--|
| REXT      | 12                | IN                                                                | Current bias circuit input, connect to ground with a bias resistor      |  |  |  |
| XOUT      | 13                | OUT                                                               | Crystal oscillator Output port                                          |  |  |  |
| XIN       | 14                | IN                                                                | Crystal oscillator or external clock Input port                         |  |  |  |
| VDD_A     | 15                | Power                                                             | 3.3 V power supply for analog domain                                    |  |  |  |
| DCDC_SW   | 16                | OUT                                                               | DCDC regulator switch node. Connect to the power inductor               |  |  |  |
| VDD       | 17                | Power                                                             | 3.3 V power supply for the DCDC converter and digital domain            |  |  |  |
| V_A       | 18                | Power                                                             | 1.6 V power supply for analog circuits                                  |  |  |  |
| V_D       | 19                | Power                                                             | 1.6 V power supply for digital circuits                                 |  |  |  |
|           |                   | OD                                                                | Configuration_I2C_SDA: Configuration channel I2C data I/O (open drain)  |  |  |  |
| I2C_SDA   | 20[1]             | IN                                                                | Configuration_SPI_MOSI: Configuration channel SPI data input            |  |  |  |
|           |                   | IN                                                                | Configuration_UART_RX: Configuration channel UART receiver              |  |  |  |
|           |                   | IN                                                                | Configuration_I2C_SCL: Configuration channel I2C clock                  |  |  |  |
| I2C_SCL   | 21 <sup>[1]</sup> | IN Configuration_SPI_SCLK: Configuration channel SPI serial close |                                                                         |  |  |  |
|           |                   | OUT                                                               | Configuration_UART_TX: Configuration channel UART transmitter           |  |  |  |
| CVNC IN   | 22 <sup>[1]</sup> | IN                                                                | SYNC_IN: Chirp sequence trigger                                         |  |  |  |
| SYNC_IN   | 221.1             | IN                                                                | Configuration_SPI_CSN: Configuration channel SPI chip select enable.    |  |  |  |
|           |                   | OUT                                                               | SYNC_OUT: Chirp timing indication                                       |  |  |  |
| SYNC_OUT  | 23 <sup>[1]</sup> | OUT                                                               | Configuration_SPI_MISO: Configuration channel SPI data-output           |  |  |  |
|           |                   | IN                                                                | Chip pin mux function, see Table 5-2                                    |  |  |  |
| DAW CLK   | 24 <sup>[1]</sup> | IN                                                                | Chip pin mux function, see Table 5-2                                    |  |  |  |
| RAW_CLK   | 2411              | OUT                                                               | RAW_CLK: Serial raw data clock out                                      |  |  |  |
|           |                   | IN                                                                | Standby mode pin mux function (internally pull down), see Table 5-4.    |  |  |  |
| LIADT TVD | 0.5[1]            | OUT                                                               | RAW_READY: Serial raw data ready                                        |  |  |  |
| UART_TXD  | 25 <sup>[1]</sup> | OUT                                                               | DAT_REQ: Data Channel data ready indication at SPI Slave mode           |  |  |  |
|           |                   | OUT                                                               | DATA_UART_TX: Data Channel UART output                                  |  |  |  |
|           |                   | OUT                                                               | RAW_D0: RX serial raw data channel I data output at RX1 channel         |  |  |  |
| SPI_CSN   | 26 <sup>[1]</sup> | OUT/IN                                                            | DATA_SPI_CSN: DATA channel SPI chip select enable                       |  |  |  |
|           |                   | OUT                                                               | GPIO Output, Zone Detect 3. High: target exists; Low: No target.        |  |  |  |
|           |                   | OUT                                                               | RAW_D1: RX serial raw data channel Q data output at RX1 channel         |  |  |  |
| CDI DO O  | 27 <sup>[1]</sup> | IN                                                                | Configuration channel I2C address high bit configuration, see Table 5-3 |  |  |  |
| SPI_DO_0  | ۷/۱۰۱             | OUT                                                               | DATA_SPI_DO[0]: DATA channel SPI data output at RX1 channel             |  |  |  |
|           |                   | OUT                                                               | GPIO Output, Zone Detect 0. High: target exists; Low: No target         |  |  |  |
| 001.00.4  | 0.0[1]            | OUT                                                               | RAW_D2: RX serial raw data channel I data output at RX2 channel         |  |  |  |
| SPI_DO_1  | 28[1]             | IN                                                                | Configuration channel I2C address low bit configuration, see Table 5-3  |  |  |  |
|           |                   |                                                                   |                                                                         |  |  |  |



## **Terminal Configuration and**

|          |            | OUT    | DATA_SPI_DO[1]: DATA channel SPI data output at RX2 channel     |
|----------|------------|--------|-----------------------------------------------------------------|
|          |            | OUT    | GPIO Output, Zone Detect 1. High: target exists; Low: No target |
|          |            | OUT    | RAW_D3: RX serial raw data channel Q data output at RX2 channel |
| SPI_SCLK | 29[1]      | OUT/IN | DATA_SPI_SCLK: DATA channel SPI clock                           |
|          |            | OUT    | GPIO Output, Zone Detect 2. High: target exists; Low: No target |
| RX1      | 31         | IN     | Single-ended receiver1 input port                               |
|          | Thermal    |        |                                                                 |
| GND      | PAD, 2, 9, | GND    | Ground                                                          |
|          | 11, 30, 32 |        |                                                                 |

Note:

## 5.3 Pin Mux function

The ICL1122 Pin 20 ~ Pin 29 have multiple digital communication multiplexing functions. Pin 23/Pin 24/Pin 25 should be properly set to Selected Chip Configuration mode during ICL1122 power up. Data output mode, CFAR function, and Sync in/out function are configured by the ICL1122's registers configuration.

Table 5-2 Function mode selection setup - chip configuration setting

| Pin 23    | Pin 24 | Chip Configuration Mode |
|-----------|--------|-------------------------|
| Low       | Low    | UART                    |
| Low       | High   | I2C                     |
| High      | Low    | SPI                     |
| High High |        | Reserved                |

When chip configuration mode is set as I2C communication, Pin 27 and Pin 28 should be set to configure the slave chip's address during ICL1122 power up's chip settling time. Up to 4 devices can share the same I2C bus in I2C configuration mode.

Table 5-3 I2C device address

| Pin 27 | Pin 28 | I2C Slave Device Address |
|--------|--------|--------------------------|
| Low    | Low    | 7'b010_0000              |
| Low    | High   | 7'b010_0001              |
| High   | Low    | 7'b010_0010              |
| High   | High   | 7'b010_0011              |

## 5.4 Standby Mode

The ICL1122 supports standby mode to achieve low power consumption. The ICL1122 enters the standby mode when Pin 25 is set to low or floating during power up period. After entering the standby mode, only power management unit, Osc. unit, and part of digital unit are activated.

The device exits the standby mode when registers configuration occurs.

Table 5-4 Working mode selection setup

| Pin 25 | Chip Configuration/Work Mode |
|--------|------------------------------|
| Low    | Standby Mode                 |

ICL1122 DS10012RN\_Rev.1.2\_20230910 7 / 35

<sup>[1]</sup> There are pin multiplexing functions in Pin 20  $\sim$  Pin 29.

## 5.5 Chip Configuration Pin States Configuration

The ICL1122 configuration states are fully determined by the external voltage applied on the Pin 23~Pin 25 during the chip settling time. Each pin configuration has 2 states: low and high. The pin can be set to "low" when connected to ground with a 3.3 k $\Omega$  resistor; and the pin can be set to "high" when connected to VDD with a 10 k $\Omega$  resistor. Pin 23~Pin 25 can be floated when they are set to "high" as they are internally pulled up.

After the chip settling time, Pin 23~Pin 25's external applied configuration communication mode's selection control should be released, as the chosen pins' configuration communication mode or data communication mode is triggered.

## 6 Functional Description

#### 6.1 Transceiver Section

The ICL1122 provides one transmitter, and the transmitter parameters can be set via I2C/SPI/UART configuration channel, and directly controlled by the waveform generator. The transmitter can deliver RF power of maximum 12 dBm via the TX port, and support programmable transmitter output power for system optimization.

The ICL1122 provides two receivers, which consist of LNAs, mixers, LPF filters, PGAs, ADCs, and decimation filters. The baseband subsystem has two quadrature mixers, dual RX channels' IF, and ADC chains to provide complex I and Q outputs for DSP processing.

#### 6.2 Waveform Generator Section

The waveform generator provides a linear frequency chirp with frequency deviation from 0 MHz to 1000 MHz. CW mode is also supported in the waveform generator. The waveform generator provides a sequence of frequency chirps with precise timing. An indicative timing of each frequency chirp is shown in Figure 6-1.



Figure 6-1 Timing parameters in a frequency chirp

The ICL1122 works in continuous sensing mode. Each frame starts from  $t_{pre}$ , during which the waveform generator is initialized to prepare the chirp generation. The  $t_{pre}$  is programable and typically 20  $\mu$ s. Then the TX



output port sends the given number of chirps for target sensing. After the last chirp of a frame, the ICL1122 can enter low power mode during the NOP time denoted as  $t_{NOP}$  in Figure 6-2.

If the register 0x41 bit 4 is set to 0, the RF transceiver (PA, LNA) and baseband (ADC, LPF&PGA) circuits will automatically power down in each frame's NOP time  $t_{\_NOP}$ , and return to work at the next  $t_{pre}$  period. During the NOP time, PD time is ICL1122's fully power-down time. The ICL1122 takes  $t_{\_2pd}$  time of typical 22  $\mu$ s to turn to low power mode or vice versa.



Figure 6-2 Continuous sensing mode

#### 6.3 DSP Accelerator

The ICL1122 integrates Range FFT, Doppler FFT, and DSP acceleration algorithm. A typical DSP flow diagram is shown in Figure 6-3.



Figure 6-3 DSP accelerator data flow

The output of the hardware accelerator can be selected as DS RAW data, Range FFT data, Doppler FFT data, or CFAR data by the data output format configuration.

The I/Q raw data output from RX1 and RX2 channel ADCs is processed by the DSP accelerator. In hardware accelerator, the raw data is down sampled firstly, and 4 down-sampling modes are supported by the decimation filter: 1/1, 1/2, 1/4, and 1/8 downing sampling. The down sampled data can be sent out as raw data/DS raw data, or go to the cluster removing filter (IIR High-pass Filter) and Zero padding. The whole data points number in one chirp is configurable.

To get better range accuracy, zero-padding process can be selected for data interpolation, the data sampling is illustrated as Figure 6-4. The ADC conversion can be configured to output certain data points, which start from T0 and end at T3. Keep Data Zone 2's data as original, and set Data Zone1 and Data Zone3's data to value of zero. Then the total data from Data Zone 1 to Data Zone 3 will be sent to Range FFT processing.

ICL1122 DS10012RN\_Rev.1.2\_20230910 9 / 35





Figure 6-4 Zero padding data sampling diagram

Then the zero-padding data are sent to Range FFT processing block, with programmable FFT sizes of 64/128/256 points. If Doppler processing is selected, the output of Range FFT will be fed into the Doppler engine. The Doppler processing supports  $16\times64/64\times16/8\times128/128\times8/32\times32$  sampling points. In both Doppler and Range FFT, Hanning, Hamming, Blackman or rectangular windows with corresponding width can be applicated before the transform. Finally, the CFAR engine can be selected as the last optional processing stage.

#### 6.4 CFAR Function

The ICL1122 supports CFAR Report and Zone Detection.

If the CFAR Report function is enabled, CFAR detection is performed based on Doppler FFT data, as shown in Figure 6-3, and the CFAR report data will output via SPI/UART Interface.

If the Zone Detection function is enabled, there are maximum 4 subdivided detection zones at 4 output ports; the 4 subdivided detection output ports are located at Pin "SPI\_DO\_0" (Pin 27), Pin "SPI\_DO\_1" (Pin 28), Pin "SPI\_SCLK" (Pin 29), and Pin "SPI\_CSN" (Pin 26), from near to far. When a target is detected in a certain zone, the corresponding Pin will output a logical High, otherwise this pin keeps at logical Low.

## 6.5 Power Supply Section

The ICL1122 3.3 V power supply domain is based on an available supply voltage of nominal 3.3 V on the PCB board. The 3.3 V power supply is converted into a 1.6 V supply by means of on-chip DCDC circuits, or an external DCDC. The ICL1122 supports two power supply modes: single 3.3 V power supply mode, and dual power supply (3.3 V and 1.6 V) mode.

The 3.3 V power supply domain should be properly equipped with a 100 nF capacitor as close as possible to the power pins for better PSRR.

Pin DCDC\_SW is an output pin of the internal DCDC buck converter, and it should connect to a 22  $\mu$ H power inductor and a 22  $\mu$ F capacitor as the internal DCDC's output filter. The inductor and output capacitor together provide a low pass filter. The power inductor should be a low ESR power inductor, as in the reference of SWPA252012S220MT. The output capacitor allows the use of ceramic capacitors with low ESR. These capacitors provide low output voltage ripple and are thus recommended. To keep its resistance up to high



frequencies and to achieve narrow capacitance variation with temperature, it is recommended to use X7R or X5R dielectric.

## 6.6 Cascading Application

In a cascading system with several ICL1122 devices, one ICL1122 device should be configured as the master device, the others as slave devices. The master's LOBUF\_OUT pin should be connected to the master's and each slave chip's LOBUF\_IN pin. In a cascaded system, the ICL1122 devices can be configured through I2C/URAT interface. The ICL1122 built-in timing scheme can support up to 4 devices cascading application. Figure 6-5 shows a 2-devices-cascaded system.



Figure 6-5 Cascaded system configuration

## 6.7 Temperature Sensor

A 10-bit temperature sensor is provided in ICL1122 for temperature monitoring.

#### 6.8 Power detector

A 10-bit power detector sensor is provided for transmitter output power monitoring. The ICL1122 can achieve precise TX power control and power detection with this power detector. Application details can be found in *Application Guide for ICL1122/ICL1112 Power Detector and Temperature Sensor*.

ICL1122 DS10012RN\_Rev.1.2\_20230910 11 / 35



## 7.1 Absolute Maximum Ratings

In accordance with the Absolute Maximum Rating System (IEC 60134).

Table 7-1 Absolute maximum ratings<sup>[1]</sup>

| Parameter                              | Description                                                                                                                             | Min. | Max. | Unit |
|----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|------|------|------|
| VDD <sub>max</sub>                     | 3.3 V power supply max input                                                                                                            | -0.5 | 3.7  | ٧    |
| V_1.6 <sub>max</sub>                   | 1.6 V power supply (when internal DCDC is not used) max input                                                                           | -0.5 | 3.7  | ٧    |
| RF_IN <sub>max</sub>                   | Externally applied power on RF RX1, RX2, LOBUF_IN ports <sup>[2]</sup>                                                                  | -    | 0    | dBm  |
| RF_OUT <sub>max</sub>                  | Externally applied power on RF TX, LOBUF_OUT <sup>[2]</sup>                                                                             | -    | 16   | dBm  |
| Analog Input<br>and Output<br>voltage  | Externally applied voltage at PLL_VC, REXT, XIN, XOUT, DCDC_SW ports                                                                    | -0.5 | 3.7  | V    |
| Digital Input<br>and Output<br>voltage | Externally applied voltage at RSTN, I2C_SDA, I2C_SCL, SYNC_IN, SYNC_OUT, RAW_CLK, UART_TXD, SPI_CSN, SPI_DO_0, SPI_DO_1, SPI_SCLK ports | -0.5 | 3.7  | V    |
| TJ                                     | Junction temperature range                                                                                                              | -40  | 125  | °C   |
| T <sub>STG</sub>                       | Storage temperature range                                                                                                               | -40  | 125  | °C   |

#### Note:

- [1] All voltages with respect to ground.
- [2] This value is for an externally applied signal level on the TX, RX1 and RX2. Additionally, a reflection coefficient up to Gamma = 1 can be applied on the TX output.
- [3] Attention: Stresses exceeding those Max. and Min. values listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Maximum ratings are absolute ratings; exceeding only one of these values may cause irreversible damage to the integrated circuit.

## 7.2 ESD Ratings

Table 7-2 ESD ratings

|           | Model                    | Value                  | Unit |
|-----------|--------------------------|------------------------|------|
| V         | HBM: Human body model    | +/-2000 <sup>[1]</sup> | V    |
| $V_{ESD}$ | CDM: Charge device model | +/-500 <sup>[2]</sup>  | V    |

#### Note:

- [1] According to ANSI/ESDA/JEDEC standard, Method JS-001-2017.
- [2] According to ANSI/ESDA/JEDEC standard, Method JS-002-2014.

#### 7.3 Thermal Resistance

**Table 7-3 Thermal resistance** 

| Parameter             | Description                                | Min. | Тур. | Max. | Unit |
|-----------------------|--------------------------------------------|------|------|------|------|
| $R_{\theta JA}^{[1]}$ | The junction-to-ambient thermal resistance | -    | 47   |      | °C/W |

Note:

[1]  $T_j = T_A + R_{\theta JA} x P_{total}$ , where  $P_{total}$  is the power consumption of the chip and  $T_A$  is the environment temperature in the still air.



## 7.4 Recommended Operating Conditions

**Table 7-4 Recommended operating conditions** 

| Parameter | Description                                          | Min. | Тур. | Max. | Unit |
|-----------|------------------------------------------------------|------|------|------|------|
| VDD_A     | 3.3 V power supply for analog circuits               | 3.0  | 3.3  | 3.6  | ٧    |
| VDD       | 3.3 V power supply for DCDC and digital I/O circuits | 3.0  | 3.3  | 3.6  | ٧    |
| V_T, V_R, | 1.6 V power supply when the internal DCDC is         | 1.5  | 1.6  | 1.7  | ٧    |
| V_A, V_D  | bypassed                                             | 1.5  | 1.0  | 1.7  | V    |
| VIH       | Voltage input High                                   | 2.3  | -    | VDD  | ٧    |
| VIL       | Voltage input Low                                    | 0    | -    | 0.8  | ٧    |
| VOH       | Voltage output High                                  | 2.45 | -    | VDD  | ٧    |
| VOL       | Voltage output Low                                   | 0    | -    | 0.45 | ٧    |
| TJ        | Operating junction temperature range                 | -40  | +    | 105  | °C   |

## 7.5 Power Supply Characteristics

#### 7.5.1 Power Supply Modes

The ICL1122 has internal low PSRR DCDC module and can support 2 power supply modes: 3.3 V single power supply mode, and 3.3 V/1.6 V dual power supply mode.

## 7.5.1.1 3.3 V Single Power Supply Mode

In 3.3 V single power supply mode, the ICL1122 can utilize the internal DCDC module of low PSRR, by connecting VDD\_A and VDD to the external 3.3 V power supply, and connecting DCDC\_SW to  $V_T/V_R/V_A/V_D$  through an inductor.

## 7.5.1.2 3.3 V/1.6 V Dual Power Supply Mode

In 3.3 V/1.6 V dual power supply mode, the internal DCDC is bypassed by floating DCDC\_SW. VDD\_A and VDD are connected to the external 3.3 V power supply, and V\_T/V\_R/V\_A/V\_D are connected to the external 1.6 V power supply.

#### 7.5.2 Power Consumption

Data in Table 7-5 are measured under 25°C ambient temperature, in single power supply mode, and the applied external voltage refers to the typical value in Table 7-4.

Table 7-5 Average power consumption

| Parameter                  | Description                                      | Min. | Тур. | Max. | Unit  |
|----------------------------|--------------------------------------------------|------|------|------|-------|
| D                          | Average power consumption when internal DCDC is  |      | 380  | 540  | mW    |
| P <sub>total</sub>         | used, and all the circuits are in active mode.   | -    | 300  |      | IIIVV |
| D                          | Average power consumption when internal DCDC is  |      | 28   | 38   | mW    |
| P <sub>standby</sub>       | used, and all the circuits work at standby mode. | -    |      |      | IIIVV |
| Б                          | Average power consumption with 0.3% duty cycle   |      | 001  |      |       |
| P <sub>0.3%dutycycle</sub> | operation                                        |      | 231  |      | uW    |

Data in Table 7-6 are measured under 25°C ambient temperature when the internal DCDC is used, the applied external voltage refers to the typical value in Table 7-4.

ICL1122 DS10012RN\_Rev.1.2\_20230910 13 / 35



Table 7-6 Maximum current ratings at power terminals

| Parameter   | Supply Name | Min. | Тур. | Max. | Unit |
|-------------|-------------|------|------|------|------|
| Current     | VDD_A       | -    | -    | 24   | mA   |
| Consumption | VDD         | -    | -    | 140  | mA   |

Data in Table 7-7 are measured under 25°C ambient temperature when the internal DCDC is bypassed.

Table 7-7 Maximum current ratings at power terminals

| Parameter   | Supply Name | Min. | Тур. | Max. | Unit |
|-------------|-------------|------|------|------|------|
|             | VDD_A       | -    | -    | 23   | mA   |
|             | VDD         | -    | -    | 14   | mA   |
| Current     | V_T         | -    | -    | 112  | mA   |
| Consumption | V_R         |      | -    | 63   | mA   |
|             | V_A         | -    | -    | 62   | mA   |
|             | V_D         | -    | -    | 10   | mA   |

## 7.6 Dynamic Performance

Unless otherwise specified, the following conditions apply: single power supply mode, VDD and VDDA are connected to 3.3 V.  $T_{case}$  = 25 °C. Reference plane on PCB 1.6 mm from bump center; input and output load impedance at 50  $\Omega$ . All RF parameters are measured in an application board, relevant information is to be added.

**Table 7-8 RF performance** 

| Parameter                          | Description                      | Condition                            | Min. | Тур. | Max. | Unit |
|------------------------------------|----------------------------------|--------------------------------------|------|------|------|------|
| Z_Out                              | TX output load impedance         | -                                    | -    | 50   | -    | Ω    |
| P <sub>max</sub> _Out              | TX maximum output power          | -                                    | -    | 11.9 | -    | dBm  |
| F_Out                              | TX output frequency range        |                                      | 24   | -    | 25   | GHz  |
| P_Out                              | TX output power range            | -                                    | 0    | -    | 12   | dBm  |
| S <sub>22</sub> _RF <sub>out</sub> | TX return loss                   | -                                    | -    | -8   |      | dB   |
| Z_Lobuf_Out                        | LO buffer output impedance       |                                      | -    | 50   | -    | Ω    |
| F_Lobuf_Out                        | LO buffer output frequency range | -                                    | 8.0  | -    | 8.33 | GHz  |
| P_Lobuf_out                        | LO buffer output power           | Register default value configuration | -    | 4    | -    | dBm  |
| Z_Lobuf_In                         | LO buffer input impedance        | -                                    | -    | 50   | -    | Ω    |
| P_Lobuf_in                         | Power feed into LO buffer input  | -                                    | -1   | -    | 6    | dBm  |
| Z_In                               | RX input load impedance          | -                                    | -    | 50   | -    | Ω    |
| P <sub>max</sub> _RF <sub>in</sub> | Max power feed into RX input     | -                                    | -    | -    | 0    | dBm  |
| F_ln                               | RX frequency range               | -                                    | 24   | -    | 25   | GHz  |
| S <sub>11</sub> _RF <sub>in</sub>  | RX input return loss             | -                                    | -    | -    | -10  | dB   |



|                    |                       | SSB, including RF and |    |      |    |     |
|--------------------|-----------------------|-----------------------|----|------|----|-----|
| NF                 | RX noise figure       | ADC in RX @30 dB      | -  | 10.0 | -  | dB  |
|                    |                       | G_RF <sub>RX</sub>    |    |      |    |     |
|                    | RX RF Input 1dB       | 30 dB gain, 24 GHz    | -  | -26  | -  | dBm |
| IP1dB              | compression point (Rx | ,                     |    |      |    | -   |
|                    | chain including ADC)  | 24 dB gain, 24 GHz    | -  | -20  | -  | dBm |
| G_RF <sub>RX</sub> | Gain of RF in RX      | -                     | 15 | -    | 31 | dB  |

#### **Table 7-9 Baseband performance**

| Parameter | Description         | Condition | Min. | Тур. | Max. | Unit |
|-----------|---------------------|-----------|------|------|------|------|
| Res_ADC   | ADC resolution      | -         | -    | 16   | -    | bit  |
| Fs        | ADC conversion rate | -         | -    | 2.5  | -    | MHz  |

#### Table 7-10 Pattern generator and PLL performance

| Parameter   | Description                | Condition                | Min. | Тур.  | Max. | Unit   |
|-------------|----------------------------|--------------------------|------|-------|------|--------|
| F_Ref       | PLL input reference        |                          |      | 25    |      | MHz    |
| r_Kei       | frequency                  |                          |      | 23    |      | IVITIZ |
| BW_PLL      | PLL bandwidth              | -                        | 60   | 120   | 240  | kHz    |
|             |                            | With the off-chip filter |      |       |      |        |
|             | Phase noise at 1 MHz       | parameters as follow:    |      |       |      |        |
| $PN_{1MHz}$ | offset                     | R1=820 Ω, C3=4.7 nF      | -    | -97   | -91  | dBc/Hz |
|             | onset                      | C4=820 pF (BW_PLL=120    |      |       |      |        |
|             |                            | kHz)                     |      |       |      |        |
| BW_Chirp    | FMCW chirp bandwidth       | Measured @ TX output     | -    | 0.25  | 1    | GHz    |
| D. Domn     | EMCW object rome rote      | BW_PLL=240 kHz,          |      |       | 20   | MUz/uo |
| R_Ramp      | FMCW chirp ramp rate       | BW_Chirp=1 GHz           | -    | -     | 20   | MHz/µs |
|             |                            | BW_PLL=240 kHz,          |      |       |      |        |
|             | rme frequency error during | BW_Chirp=1 GHz           | -    | 1‰    | -    | -      |
| Frog orr    | rms frequency error during | R_Ramp=13 MHz/µs         |      |       |      |        |
| Freq_err    | FMCW frequency             | BW_PLL=240 kHz,          |      |       |      |        |
|             | modulation                 | BW_Chirp=250 MHz         | -    | 0.45‰ | -    | -      |
|             |                            | R_Ramp=3.3 MHz/µs        |      |       |      |        |

#### Table 7-11 DCDC performance

| Symbol | Description             | Condition           | Min. | Тур. | Max. | Unit |
|--------|-------------------------|---------------------|------|------|------|------|
| f      | Internal DCDC switching | Single power supply | 400  | 500  | 650  | kHz  |
| Isw    | frequency               | mode                | 400  | 300  | 030  | KIIZ |

## 7.7 Timing and Switching Characteristics

#### 7.7.1 Start-up Sequence

The start-up sequence is depicted in Figure 7-1. If the ICL1122 works in single power supply mode, the power supply pins' power-up sequence requirements should be neglected, as  $V_T/V_R/V_A/V_D$  are supplied by internal DCDC and the power up sequences are controlled by the internal power management unit. If the ICL1122 works in dual power supply mode, the  $V_T$ ,  $V_R$ ,  $V_A$  and  $V_D$  pins should be powered up after VDD in roughly 1.2 ms. After a rough time of 3 ms ( $T_{start}$ ), the crystal oscillator is stabilized. An interval of roughly 0.5

ICL1122 DS10012RN\_Rev.1.2\_20230910 15 / 35



ms after T<sub>start</sub>, the chip configuration and data communication interfaces are ready, the internal SYS\_RSTn is released, the external pin mux function selection control can be released. Then, after the time of around 0.4 ms, the PLL synthesizer is enabled. Finally, after roughly 0.2 ms, all function blocks are ready.

The duration from VDD power up to the external Pin 23 ~ Pin 25 pin mux function selection control released and chip configuration and data communication ready is roughly 3.5 ms.



Figure 7-1 Power up timing and sequence

#### 7.7.2 Hardware Reset Timing

Hardware reset requires an external reset pulse showed in Figure 7-2. If hardware reset is active, all the ICL1122 internal registers values will be reset to their default values, and all the chip's configurations need to be re-configured after the reset finishes.

Hardware reset will activate when Pin RSTN is triggered by logic low, and  $T_{RST}$  is recommended to be greater than 2 ms.



Figure 7-2 Reset pulse width

## 7.8 External Clock and Crystal Characteristics

The ICL1122 requires an external clock source (that is, a 25 MHz crystal, or an external clock input) for initial boot and as a reference for the internal PLL hosted in the device. Since the feedback resistance is integrated



on the chip, only a crystal and capacitors Ct1 and Ct2 need to be connected externally, in the case of fundamental mode oscillation. Figure 7-3 shows the crystal implementation.



Figure 7-3 Crystal implementation

The load capacitors, Ct1 and Ct2 in Figure 7-3 should be chosen such that Equation 1 is satisfied.  $C_L$  in the equation is the load specified by the crystal manufacturer. All discrete components used to implement the oscillator circuit should be placed as close as possible to the associated oscillator XIN and XOUT pins.

$$C_L = \frac{\text{Ct1} \times \text{Ct2}}{\text{Ct1} + \text{Ct2}} + \text{Cp}$$
 Equation 1

Table 7-12 shows the electrical characteristics of the clock crystal.

**Table 7-12 Crystal electrical characteristics** 

| Parameter           | Description                             | Min. | Тур. | Max. | Unit |
|---------------------|-----------------------------------------|------|------|------|------|
| f <sub>P</sub>      | Parallel resonance crystal frequency    | -    | 25   | -    | MHz  |
| C <sub>L</sub>      | Crystal load capacitance                | 5    | 10   | 20   | pF   |
| C <sub>p</sub>      | Crystal shunt capacitance               | -    | -    | 2    | pF   |
| ESR                 | Crystal ESR                             | -    | -    | 50   | Ω    |
| Temperature range   | Expected temperature range of operation | -40  | -    | 85   | °C   |
| Frequency tolerance | Crystal frequency tolerance[1][2][3]    | -50  | -    | 50   | ppm  |

#### Note:

- [1] The crystal manufacturer's specification must satisfy this requirement.
- [2] Includes initial tolerance of the crystal, drift over temperature, aging and frequency pulling due to incorrect load capacitance.
- [3] Crystal tolerance affects radar sensor accuracy.

The clock signal becomes available at the moment the crystal signal level stabilizes, typically 3 ms after the supply lines to the ICL1122 are activated.

An external AC coupled sine wave or DC coupled square wave clock signal may be applied to the ICL1122 as the reference clock. The clock is fed to XIN pin only, XOUT pin should be floated. The electrical characteristics of the external clock signal are shown in Table 7-13. The incoming clock signal should be AC-coupled to the XIN pin, using a 2-pF capacitor.

ICL1122 DS10012RN\_Rev.1.2\_20230910 17 / 35



Table 7-13 External clock signal specifications

| Parameter           | Description                     | Min. | Тур. | Max. | Unit   |
|---------------------|---------------------------------|------|------|------|--------|
| fs                  | External clock signal frequency | -    | 25   |      | MHz    |
| Amp                 | AC clock signal amplitude       | 0.5  | -    | 1.5  | V(pp)  |
| Duty cycle          | Duty cycle of clock signal      | -    | 50%  | ı    | -      |
| Frequency tolerance | Crystal frequency tolerance     | -50  | -    | 50   | ppm    |
|                     | Phase noise at 1 kHz            | -    | -    | -135 | dBc/Hz |
| PN                  | Phase noise at 100 kHz          | -    | -    | -150 | dBc/Hz |
|                     | Phase noise at 1 MHz            | -    | -    | -150 | dBc/Hz |

# 8 Interface and Peripherals

The ICL1122 has 2 types of digital communication interfaces: chip configuration interface, and data output interface.

## 8.1 Chip Configuration Communication Interface

The ICL1122 configuration communication interface is determined by Pin 23 and Pin 24 status during the power up period. The ICL1122 has 3 types of configuration communication modes: I2C, SPI, and UART.

## 8.1.1 I2C for Configuration

The I2C module works as a slave terminator, and has the following features:

- The I2C-interface is an I2C-bus compliant interface with open-drain pins;
- The I2C-bus interface supports Fast-mode with bit rate up to 400 kHz;
- · Bidirectional data communication between masters and slaves;
- Support up to 4 I2C device addresses.

## 8.1.1.1 I2C Timing Characteristics



Table 8-1 I2C timing parameter

| Parameter           | Description                                      | Min. | Тур. | Max. | Unit |
|---------------------|--------------------------------------------------|------|------|------|------|
| f <sub>scl</sub>    | SCL clock frequency                              | -    | -    | 400  | kHz  |
| t <sub>HD;STA</sub> | Hold time (repeated) START condition             | 0.4  | -    | -    | μs   |
| t <sub>LOW</sub>    | Low time of the SCL clock                        | 0.4  | -    | -    | μs   |
| t <sub>HIGH</sub>   | High time of the SCL clock                       | 0.4  | -    | -    | μs   |
| t <sub>SU;STA</sub> | Set-up time for a repeated START condition       | 0.1  | -    | -    | μs   |
| t <sub>HD;DAT</sub> | Data hold time                                   | 40   | -    | -    | ns   |
| t <sub>SU;DAT</sub> | Data set-up time                                 | 50   | -    | -    | ns   |
| t <sub>r</sub>      | Rise time of both SDA and SCL signals            | 20   | -    | 300  | ns   |
| t <sub>f</sub>      | Fall time of both SDA and SCL signals            | 20   | -    | 300  | ns   |
| t <sub>SU;STO</sub> | Set-up time for STOP conditions                  | 0.1  | -    | -    | μs   |
| t <sub>BUF</sub>    | BUS free time between a STOP and START condition | 1    | -    | -    | μs   |



Figure 8-1 I2C timing diagram

The data on the SDA must be stable during the  $t_{\text{HIGH}}$ , and can only change when the clock signal is low.

Table 8-2 lists the acronyms used in I2C functionality.

Table 8-2 I2C abbreviations

| Acronym     | Description                                                    |
|-------------|----------------------------------------------------------------|
| SA[6:0]     | The 7 bits slave address                                       |
| SRA[7:0]    | Slave Internal Register Address                                |
| DATA[x+7:x] | Data Word                                                      |
| R/W         | Read/Write                                                     |
| R/W         | (0 = data from master to slave, 1 = data from slave to master) |
| ACK         | Acknowledgement                                                |
| NACK        | Non-Acknowledgement (=1)                                       |
| S           | Start condition (initiated by the master)                      |
| Sr          | Repeated Start condition (initiated by the master)             |
| P           | Stop condition (initiated by the master)                       |

ICL1122 DS10012RN\_Rev.1.2\_20230910 19 / 35



#### 8.1.1.2 I2C Interface Data Protocol

The ICL1122 Configuration\_I2C interface operates in byte data format. The Start and Stop conditions are generated by the external master terminator, and depicted as S and P part in Figure 8-2. The first byte after the START condition consists of a 7-bit slave address followed by the R /  $\overline{W}$  bit.

R /  $\overline{W}$  = 0: The master writes data to the addressed slave.

R /  $\overline{W}$  = 1: The master reads data from the slave.

One extra clock dedicated for acknowledgement (ACK) is inserted after each byte. If the ACK is inserted by the slave after the first byte from the master, it is followed by 8 bits of data from the transmitter (master or slave, depending on the R /  $\overline{W}$  bit). After the data bits have been received, the receiver inserts an ACK bit.

To ignore the readback message, the master terminator must send a no-acknowledge (NACK) bit at the acknowledge clock time on the bus.



Figure 8-2 I2C color conventions

#### 8.1.1.3 I2C Write

A typical I2C write for chip configuration is depicted in Figure 8-3.



Figure 8-3 I2C configuration communication Write

#### 8.1.1.4 I2C Read

In a read sequence (bit R /  $\overline{W}$  = 1), after each data byte, the master responds with an acknowledgement (ACK). After the last data byte, the master responds with a non-acknowledgement (NACK). A typical I2C read for chip configuration is depicted in Figure 8-4.



Figure 8-4 I2C configuration communication Read

#### 8.1.2 SPI for Configuration

The ICL1122 chip configuration SPI supports full duplex communication and has the following features:

- Maximum SPI speed of 3.125 MHz;
- · Synchronous serial communication;
- Slave mode operation at mode00.

#### 8.1.2.1 Configuration SPI Interface Timing Characteristic



| Parameter              | Description                             | Min. | Тур. | Max. | Unit |
|------------------------|-----------------------------------------|------|------|------|------|
| T <sub>c(sclk)</sub>   | Clock period                            | 320  | -    | -    | ns   |
| T <sub>sclk_high</sub> | Clock high time                         | 160  | -    | -    | ns   |
| T <sub>sclk_low</sub>  | Clock low time                          | 160  | -    | -    | ns   |
| T <sub>h(CSN)</sub>    | Chip select hold time                   | 320  | -    | -    | ns   |
| T <sub>su(SI)</sub>    | SPI MOSI input setup time               | 40   | -    | -    | ns   |
| T <sub>h(SI)</sub>     | SPI MOSI input data hold time           | 40   | -    | -    | ns   |
| T <sub>a(SO)</sub>     | SPI data output access time             | 0    | -    | -    | ns   |
| T <sub>h(SO)</sub>     | SPI data output hold time               | 40   | -    | -    | ns   |
| T <sub>v(SO)</sub>     | SPI MOSI data output valid time         | -    | -    | 120  | ns   |
| T <sub>cs_sclk</sub>   | SPI CSN setup time                      | 160  | -    | -    | ns   |
| T <sub>sclk_cs</sub>   | SPI CSN hold time                       | 160  | -    | -    | ns   |
| T <sub>cs_cs</sub>     | SPI CSN disable to next CSN enable time | 320  | -    |      | ns   |
| POL <sub>clk</sub>     | SPI clock polarity (CPOL)               | -    | 0    |      | -    |
| фсік                   | SPI clock phase (CPHA)                  | -    | 0    |      | -    |

**Table 8-3 Configuration SPI timing parameter** 



Figure 8-5 Configuration SPI interface timing diagram

## 8.1.2.2 Configuration SPI Interface Data Protocol

The ICL1122 configuration SPI interface works at 4-wire communication mode, the control is based on a combination of a single SPI protocol handler, with several register interfaces within each sub-block.

Pin nomenclature for interfacing to a host MCU is as follows: "SCLK" is the serial clock input at a maximum bus signaling rate of 3.125 MHz; "MOSI" (Master Out Slave In) is the serial input to write serial data into ICL1122; "MISO" (Master In Slave Out) is the serial output for data to be read from ICL1122; and "CSN" (Chip Select) is the select pin for write and read operations.

ICL1122 DS10012RN\_Rev.1.2\_20230910 21 / 35



The ICL1122 SPI operates in byte data format. The data frame starts from R /  $\overline{W}$ , then 7 bits A0~A6 follows, 2 bytes data will be read or written in communication process.

R /  $\overline{W}$  = 0: The master writes data to the addressed slave.

R /  $\overline{W}$  = 1: The master reads data from the slave.



Figure 8-6 SPI color conventions

#### 8.1.2.3 SPI Write

The SPI interface can be used to write into a single 16-bit register. A typical SPI write for a chip configuration data is depicted in Figure 8-7. The write operation starts with a R /  $\overline{W}$  bit, followed by the Register address(7 bits), and a payload message of 16-bit.



Figure 8-7 SPI configuration Write

#### 8.1.2.4 SPI Read

The MISO interface timing is shown in Figure 8-8. The interface protocol shown below is valid only if the first bit of MOSI (R /  $\overline{W}$  bit) is set to '1'.



Figure 8-8 SPI configuration Read

#### 8.1.3 UART for Configuration

The ICL1122 chip configuration UART interface has both TX and RX lane, and the typical data communication speed is 115200 bps.

#### 8.1.3.1 Configuration UART Interface Timing Characteristic

Table 8-4 Configuration UART interface timing parameter

| Parameter | Description | Min. | Тур.   | Max. | Unit |
|-----------|-------------|------|--------|------|------|
| Bd        | Baud Rate   | -    | 115200 | -    | bps  |

#### 8.1.3.2 Configuration UART Interface Data Protocol

The ICL1122 configuration SPI interface is based on a combination of a single UART protocol handler and several register interfaces within each sub-block.

Pin nomenclature for interfacing to a host controller is as follows: "Configuration\_UART\_RX" is the serial input to write serial data into ICL1122; "Configuration\_UART\_TX" is the serial output for data to be read from ICL1122.

The ICL1122 UART interface operates in asynchronous communication mode with no clock pin. The data frame starts from a start bit ('0'), then followed with 8 bits data payload with additional one parity bit, and ends



with one stop bit.

During UART configuration operation, data sent to ICL1122 should contain one parity bit and the ICL1122 does not check the parity; data sent from ICL1122 will add 1-bit odd parity.



Figure 8-9 UART color conventions

#### 8.1.3.3 Configuration UART Write

The UART interface can be used to write into a single 16-bit register. A typical UART chip configuration is depicted in Figure 8-10. The configuration operation command is composed of 3 sections: the first section sends the 7-bit slave address and 1-bit R /  $\overline{W}$ ; the next two sections write the data values to the slave address. A payload message of 16-bit data is divided into two sections (low bits and high bits), and follows the rule that starts from a start bit ('0'), with 8 bits data follow, and ends with a parity check bit and a stop bit.

The data Write or Read enable bit located at slave address section.

R /  $\overline{W}$  = 0: The master writes data to the addressed slave.

R /  $\overline{W}$  = 1: The master reads data from the slave.

S: start bit.

SRA: slave internal register address.

PA: parity check bit.

P: stop bit.

I: idle bits.



Figure 8-10 UART configuration Write

#### 8.1.3.4 Configuration UART Read

The Read operation timing is shown in Figure 8-11. The interface protocol shown below is valid only if the first bit of UART\_RX (R /  $\overline{W}$  bit) is set to 'R'.



Figure 8-11 UART configuration Read

ICL1122 DS10012RN\_Rev.1.2\_20230910 23 / 35



## 8.2 Chip Data Communication Interface

The ICL1122 data communication is determined by the register setting. The ICL1122 has 3 types of data communication modes: RAW Data, SPI, and UART. RAW Data interface sends the RAW data from ADC; SPI and UART interfaces send the DSP processed data out to the receiver.

#### 8.2.1 SPI for Data Communication

The ICL1122 data communication SPI interface can work in both master mode and slave mode, and has 2 data output lanes. By default, Pin 27 "SPI\_DO\_0" (DO[0]) transmits RX1's data, and Pin 28 "SPI\_DO\_1" (DO[1]) transmits RX2's data. The master mode or slave mode is configurable by the register setting.

The SPI interface supports data output with frames of FFT data, and has the following features:

- Maximum SPI speed of 25 MHz in master mode;
- Maximum SPI speed of 7 MHz in slave mode;
- Mode00 operation;
- 2 lanes data output.

#### 8.2.1.1 SPI Interface Timing Characteristic

**Table 8-5 Data Communication SPI timing characteristics** 

| Symbol                 | Description                    | Condition   | Min. | Тур.     | Max. | Unit |
|------------------------|--------------------------------|-------------|------|----------|------|------|
| T / ".                 | aloak pariad                   | Master mode | 40   | -        | 2560 | ns   |
| $T_{c(sclk)}$          | clock period                   | Slave mode  | 140  | -        | -    | ns   |
| т                      | ala alchimb time               | Master mode | 13   | -        | -    | ns   |
| T <sub>sclk_high</sub> | clock high time                | Slave mode  | 70   | -        | -    | ns   |
| _                      | clock low time                 | Master mode | 27   | -        | -    | ns   |
| T <sub>sclk_low</sub>  | clock low time                 | Slave mode  | 70   | -        | -    | ns   |
| T_h(MO)                | CDI data suturit hald time     | Master mode | 0    | -        | -    | ns   |
| T_h(SO)                | SPI data output hold time      | Slave mode  | 40   | -        | -    | ns   |
| T_v(MO)                | CDLDO data autnut valid tima   | Master mode | 15   | -        | -    | ns   |
| T_v(SO)                | SPI DO data output valid time  | Slave mode  | -    | -        | 70   | ns   |
| T_a(SO)                | Data output access time        | Slave mode  | 0    | -        | -    | ns   |
| т                      | SPI CSN setup time             | Master mode | 60   | -        | -    | ns   |
| T <sub>cs_scl</sub>    |                                | Slave mode  | 70   | -        | -    | ns   |
| _                      | ODI CONT. TTI:                 | Master mode | 40   | -        | -    | ns   |
| T <sub>scl_cs</sub>    | SPI CSN hold time              | Slave mode  | 70   | -        | -    | ns   |
| т                      | SPI CSN disable to next CSN    | Master mode | 120  | -        | -    | ns   |
| T <sub>cs_cs</sub>     | enable time                    | Slave mode  | 210  | -        | -    | ns   |
| $T_{rdy}$              | data is ready for transmission | Slave mode  | 0    | -        | -    | -    |
| POL <sub>clk</sub>     | SPI clock polarity (CPOL)      | Master mode | _    | 0        | _    | _    |
| PUL <sub>clk</sub>     | SET CLOCK POLATILY (GEOL)      | Slave mode  |      | <u> </u> |      |      |
| фсік                   | SPI clock phase (CPHA)         | Master mode | -    | 0        | -    | -    |





Figure 8-12 Data communication SPI timing diagram - master mode

In slave mode, Pin 25 will send logic "1" out as data output ready indication. When DO[0] and DO[1] data are ready for transmit at Pin 27 and Pin 28, the external master will send CSN and SCK signal to the ICL1122's Pin 26 and Pin 29. Then the data can output following the SPI slave mode timing shown in Figure 8-13. After the last bit of the data, the external SCK signal changes to logic "0", the external CSN changes to logic "1" according to the data length.



Figure 8-13 Data communication SPI timing diagram - slave mode

The data that SPI outputs are not guaranteed during the period of chip configuration. All the data that transmitted out through the DATA\_SPI channel follow the format shown in Figure 8-14.

ICL1122 DS10012RN\_Rev.1.2\_20230910 25 / 35





Figure 8-14 DATA channel transmission

#### 8.2.1.2 SPI Output for Range FFT

When Range FFT data SPI output mode is selected by chip configuration command, the chip will transmit Range FFT data. Pin nomenclature for interfacing is as follows: Pin 29 "SPI\_SCLK" is the serial clock output; Pin 27 "SPI\_DO\_0" and Pin 28 "SPI\_DO\_1" are the serial outputs of RX1's and RX2's serial data from ICL1122; and Pin 26 "SPI\_CSN" (Chip Select) is the select pin for read operations.

The ICL1122 data communication SPI operates in 32-bit format. The data frame starts with the header Dword (32 bits); then all the FFT data is sent out, with the high 16 bits represent real part of the FFT data, and the low 16 bits represent imaginary part of the FFT data; finally, the tail Dword (32 bits) will valid the check\_sum and terminate the data output.

The output is MSB first and the Range FFT data type is signed integer. Table 8-6 illustrates the Range FFT data format over Pin 27 and Pin 28.

[23] FFT\_chirp\_index1 'b1010 1010 'b 011 Header[Dword 0] CFG\_FFT\_TX\_MAX[10:0]<sup>[4]</sup> (bit 7:0, 8)[19:11][3] Data[Dword 1] FFT real data 0[31:16] FFT Imaginary data 0[15:0] Data[Dword 2] FFT real data 1[31:16] FFT Imaginary data 1[15:0] Data[Dword ...] FFT real data ...[31:16] FFT Imaginary data ...[15:0] FFT real data m-1[31:16] FFT Imaginary data m-1[15:0] Data[Dword m] FFT FRAME CFG 'b 00 Check\_sum[31:16][5] 'b 0101 0101 Tail[Dword m+1] \_INDEX MSG [7] [9:8][8] [15:12][6]

Table 8-6 Range FFT data frame format over DO[x][1]

#### Note:

- [1] DO[x]: DO[0] and DO[1] share the same data format, x can be 0 or 1.
- [2] [23]: The value is 'b0 for DO[0], value is 'b1 for DO[1].
- [3] FFT\_chirp\_index1(bit 7:0, 8)[19:11]: The chirp sequence number in one frame, start from "0" in each frame. MSB is located at bit 11, then bit 19:12 is from MSB-1 to LSB.
- [4] CFG\_FFT\_TX\_MAX[10:0]: The number of m (the total FFT output points) +1 in this chirp.
- [5] Check\_sum[31:16]: The sum of all data in this chirp, and equals to the value of low 16 bits sum result.
- [6] FFT\_FRAME\_INDEX[15:12]: The frame num counter, start from 0.
- [7] Default 0, can act as frame\_cnt[1:0] with extra configuration.
- [8] CFG\_MSG[9:8]: User defined bits.

#### 8.2.1.3 SPI Output for Doppler FFT

When Doppler FFT data SPI output mode is selected by chip configuration command, the chip will output Doppler FFT data. Pin nomenclature for interfacing is as follows: Pin 29 is the serial clock output; Pin 27 and



Pin 28 are the serial outputs to read out serial data from ICL1122; and Pin 26 is the select pin for read operations.

The ICL1122 data communication SPI operates in 32-bits format. The data frame starts from the header Dword (32 bits); then all the Doppler FFT data are sent out, with the high 16 bits represent real part of the FFT data, and the low 16 bits represent imaginary part; finally, the tail Dword (32 bits) will valid the check\_sum and terminate the data output.

The data output is MSB first and the Doppler FFT data type is signed integer. Table 8-7 illustrates the Doppler FFT data format over DO[0] and DO[1].

[23] DFFT\_chirp\_index1 'b1010 1010 DW\_LEN[10:0][4] Header[Dword 0] 'b 100 (bit 7:0, 8)[19:11][3] Data[Dword 1] DFFT real data 0[31:16] DFFT imaginary data 0[15:0] Data[Dword 2] DFFT real data 1[31:16] DFFT imaginary data 1[15:0] Data[Dword ...] DFFT real data ...[31:16] DFFT Imaginary data ...[15:0] Data[Dword m] DFFT real data m-1[31:16] DFFT Imaginary data m-1[15:0] FFT\_FRAME CFG\_ MSG Tail[Dword m+1] Check\_sum[31:16][5] \_INDEX 'b 00 'b 0101 0101 [9:8]<sup>[7]</sup> [15:12][6]

Table 8-7 Doppler FFT data frame format over DO[x][1]

#### Note:

- [1] DO[x]: DO[0] and DO[1] share the same data format, x can be 0 or 1.
- [2] [23]: The value is 'b0 for DO[0], value is 'b1 for DO[1].
- [3] DFFT\_chirp\_index1(bit 7:0, 8)[19:11]: The chirp sequence number in one frame, start from "0" in each frame. MSB is located at Frame data's bit 11, then bit 19:12 is from MSB-1 to LSB.
- [4] DW\_LEN[10:0]: Doppler FFT data num counter, start from 0.
- [5] Check\_sum[31:16]: The sum of Doppler FFT data in this frame, and equals to the value of low 16 bits sum result.
- [6] FFT\_FRAME\_INDEX[15:12]: The frame num counter, start from 0.
- [7] CFG\_MSG[9:8]: User defined bits.

#### 8.2.1.4 SPI Output for DS RAW

When DS RAW data SPI output mode is selected by chip configuration command, the chip will output DS RAW data. Pin nomenclature for interfacing is as follows: Pin 29 "SPI\_SCLK" is the serial clock output; Pin 27 "SPI\_DO\_0" and Pin 28 "SPI\_DO\_1" are the serial outputs of RX1's and RX2's serial data from ICL1122; and Pin 26 "SPI\_CSN" (Chip Select) is the select pin for read operations.

The ICL1122 can output down-sampled RAW data (down sampling rate: 1/2, 1/4, 1/8). DS RAW data communication SPI operates in 32-bit format. The data frame starts with the header Dwords; then all the DS RAW data are sent out, with the high 16 bits represent real part of the DS RAW data, and the low 16 bits represent imaginary part; finally, the tail Dwords will valid the check\_sum and terminate the data output.

The output is MSB first and the DS RAW data type is signed integer. Table 8-8 illustrates the DS RAW data format over Pin 27 and Pin 28.

ICL1122 DS10012RN\_Rev.1.2\_20230910 27 / 35



## Table 8-8 DS RAW data frame format over DO[x][1]

| Header[Dword 0] | 'Ь1010 1010   | [23] <sup>[2]</sup> 'b 010 |                               | p_cnt (bit 7:0, 8)<br>19:11] <sup>[3]</sup> |              | , , ,                |                               |  | RAW_DATA_cnt[10:0] <sup>[4]</sup> |  |
|-----------------|---------------|----------------------------|-------------------------------|---------------------------------------------|--------------|----------------------|-------------------------------|--|-----------------------------------|--|
| Data[Dword 1]   | DS RAW real   | DS RAW real data 0[31:16]  |                               |                                             |              |                      | DS RAW Imaginary data 0[15:0] |  |                                   |  |
| Data[Dword 2]   | DS RAW real   |                            | DS RAW Imaginary data 1[15:0] |                                             |              |                      |                               |  |                                   |  |
| Data[Dword]     | DS RAW real   | DS RAW real data[31:16]    |                               |                                             |              |                      | ginary data[15:0]             |  |                                   |  |
| Data[Dword m]   | DS RAW real d | ata m-1[31:16]             |                               | DS RAW Imaginary data m-1[15:0]             |              |                      |                               |  |                                   |  |
|                 |               |                            |                               | RAW_FRAM                                    |              | CFG_                 |                               |  |                                   |  |
| Tail[Dword m+1] | Check_sui     | E_INDEX                    | 'b 00                         | MSG                                         | 'b 0101 0101 |                      |                               |  |                                   |  |
|                 |               |                            |                               | [15:12] <sup>[6]</sup>                      |              | [9:8] <sup>[7]</sup> |                               |  |                                   |  |

#### Note:

- [1] DO[x]: DO[0] and DO[1] share the same data format, x can be 0 or 1.
- [2] [23]: The value is 'b0 for DO[0], the value is 'b1 for DO[1].
- [3] RAW\_chirp\_cnt(bit 7:0, 8)[19:11]: The chirp sequence number in one frame, start from "0" in each frame. MSB is located at Frame data's bit 11, then bit 19:12 is from MSB-1 to LSB.
- [4] RAW\_DATA\_cnt[10:0]: The number of m (the total items of DS RAW data) in this chirp.
- [5] Check\_sum[31:16]: The sum of all data in this frame, and equals to the value of low 16 bits sum result.
- [6] RAW\_FRAME\_INDEX[15:12]: The frame num counter, start from 0.
- [7] CFG\_MSG[9:8]: User defined bits .

### 8.2.1.5 Channel Interleaved SPI Output

The ICL1122 can interleave RX1 and RX2's output data via a single SPI data lane, the data can be Range FFT or Doppler FFT results. This function trades off the system SPI resource with data rate, suitable for SPI resource limited scenarios.

Figure 8-15 shows the timing and sequence that only Pin 27 is used to output RX1 and RX2's results data interleaved as double words whose data format is the same as that depicted in SPI output for Range FFT or Doppler FFT data correspondingly.



Figure 8-15 Merged FFT data interleaved sequence

#### 8.2.1.6 SPI Output for CFAR Report

The ICL1122 can transmit CFAR Report with data SPI, where Pin 27 is the data output bus. The output is MSB first and the CFAR Report type is signed integer.



**Table 8-9 CFAR Report frame format** 

| Header[Dword 0] | 'b1010 1010 'b' | 1 'b 000                | 'b 0 0          | 0000 0000                                    | _LEN_RPT[10:0] <sup>[1]</sup>          |                      |  |  |
|-----------------|-----------------|-------------------------|-----------------|----------------------------------------------|----------------------------------------|----------------------|--|--|
| Data[Dword 1]   | 'b 0 0000 0000  | CFAR_PMA                | AX3_didx[22:16] | 'b 0 0000 C                                  | CFAR_PMAX3_ridx[6:0] <sup>[3]</sup>    |                      |  |  |
| Data[Dword 2]   |                 |                         | CFAR_PMAX3      | 3_value[31:0] <sup>[4]</sup>                 |                                        |                      |  |  |
| Data[Dword 3]   | 'b 0 0000 0000  | CFAR_PMA                | X2_didx[22:16]  | 'b 0 0000 0                                  | CFAR_PMAX2_ridx[6:0]                   |                      |  |  |
| Data[Dword 4]   |                 | CFAR_PMAX2_value[31:0]  |                 |                                              |                                        |                      |  |  |
| Data[Dword 5]   | 'b 0 0000 0000  | CFAR_PMA                | X1_didx[22:16]  | 'b 0 0000 0                                  | CFAR_PMAX1_ridx[6:0]                   |                      |  |  |
| Data[Dword 6]   |                 |                         | CFAR_PMAX       | 1_value[31:0]                                |                                        |                      |  |  |
| Data[Dword 7]   | 'b 0 0000 0000  | CFAR_PMA                | X0_didx[22:16]  | 'b 0 0000 0                                  | 0000                                   | CFAR_PMAX0_ridx[6:0] |  |  |
| Data[Dword 8]   |                 |                         | CFAR_PMAX       | 0_value[31:0]                                |                                        |                      |  |  |
| TAIL[Dword 9]   | Check_sur       | n[31:16] <sup>[5]</sup> |                 | DPL_frame_cnt<br>[15:12] <sup>[6]</sup> 'b ( | CFG_<br>00 MSG<br>[9:8] <sup>[7]</sup> | 'b 0101 0101         |  |  |

#### Note:

- [1] CFG\_LEN\_RPT[10:0]: The length of Data payload; max value is 27.
- [2] CFAR\_PMAXm\_didx[22:16]: Doppler FFT CFAR location, Doppler FFT index; PMAXm is from PMAX3 to PMAX0, and related to the 4 subdivided detect zones.
- [3] CFAR\_PMAXm\_ridx[6:0]: Doppler FFT CFAR location, Range FFT index; PMAXm is from PMAX3 to PMAX0, and related to the 4 subdivided detect zones.
- [4] CFAR\_PMAXm\_value[31:0]: Doppler FFT CFAR value; PMAXm is from PMAX3 to PMAX0, and related to the 4 subdivided detect zones.
- [5] Check\_sum[31:16]: The sum of all data in this frame, and equals to the value of low 16 bits sum result.
- [6] DPL\_frame\_cnt[15:12]: Doppler frame num counter, starts from 0.
- [7] CFG\_MSG[9:8]: User defined bits.

#### 8.2.2 UART Output for Data Communication

The ICL1122 data communication UART interface only has TX lane, and the electrical characteristics are listed in Table 8-10.

Table 8-10 Data communication UART interface electrical characteristics

| Para | ameter | Description | Min. | Тур. | Max.   | Unit |
|------|--------|-------------|------|------|--------|------|
|      | Bd     | Baud Rate   | 4800 | -    | 256000 | bps  |

The ICL1122 DATA\_UART\_TX interface can output Data SPI mode DATA\_SPI\_DO[0]'s data, including Range FFT data, Doppler FFT data, and CFAR report. The DATA\_UART\_TX sends out the data with odd parity bit. The format is from DW0's highest byte to the lowest byte, then goes to the next DW, until reaches the last DW(DWx). Each byte is from LSB to MSB.



Figure 8-16 UART output data timing

ICL1122 DS10012RN\_Rev.1.2\_20230910 29 / 35



#### 8.2.3 Raw Data Output

The ICL1122 chip data communication RAW data interface is selected via register configuration, and is recommended for the device debug and specific applications. RAW data can only be transmitted by Raw data output ports.

Pin 24 "RAW\_CLK" is RAW data clock output at signaling rate of 50 MHz; 4 lanes of data will be sent out parallelly. Pin 26 and Pin 27 (signal: RAW\_D0 and RAW\_D1) send out the RX1 I channel and Q channel ADC real-time data. Pin 28 and Pin 29 (signal: RAW\_D2 and RAW\_D3) send out the RX2's I channel and Q channel ADC real-time data. RAW\_D0 to RAW\_3 data messages are valid when Pin 24 RAW\_READY is high.

The Raw data output has the following features:

- Fixed raw data clock of 50 MHz;
- 4 lanes data parallel output.

## 8.2.3.1 RAW Data Output Interface Timing Characteristic

Table 8-11 RAW data output timing parameter

| Parameter              | Description                 | Condition | Min. | Тур. | Max. | Unit |
|------------------------|-----------------------------|-----------|------|------|------|------|
| T <sub>c(sclk)</sub>   | Clock period                | -         | -    | 20   | -    | ns   |
| T <sub>sclk_high</sub> | RAW_SCK high time           | -         | -    | 10   | -    | ns   |
| T <sub>sclk_low</sub>  | RAW_SCK low time            | -         | -    | 10   | -    | ns   |
| T_h(D)                 | RAW data output change time | -         | 0    | -    | 4    | ns   |
| T_V(D)                 | RAW data output valid time  | -         | -    | -    | 5    | ns   |
| $T_{rdy\_sclk}$        | RAW_READY setup time        | -         | -    | 10   | -    | ns   |
| $T_{h(rdy)}$           | RAW_READY hold time         | -         | -    | 360  | -    | ns   |
| т                      | RAW_READY disable to next   |           |      | 40   |      | no   |
| $T_{rdy\_rdy}$         | RAW_READY enable time       |           | -    | 40   | -    | ns   |





Figure 8-17 RAW data output data timing

## 8.2.3.2 RAW Data Output Protocol

The ICL1122 Raw data output data frame is shown as Figure 8-19. RAW\_D0 to DAW\_D3 send the RX1 I\_ADC, RX1 Q\_ADC, RX2 I\_ADC, RX2 Q\_ADC data simultaneously. Each data frame starts from the F-head bit and C-head bit, followed by 16 bits data, and ends in 2 clocks of idle.



Figure 8-18 RAW data color conventions

RAW\_Data transmission protocol is shown as Figure 8-19.

| RAW_D0 | F | С | Data[15:0] | 1 | F | С | Data[15:0] | I |       | F | С | Data[15:0] | I |
|--------|---|---|------------|---|---|---|------------|---|-------|---|---|------------|---|
| RAW_D1 | F | С | Data[15:0] | I | F | С | Data[15:0] | _ |       | F | С | Data[15:0] | I |
| RAW_D2 | F | С | Data[15:0] | ı | F | С | Data[15:0] | - | ••••• | F | О | Data[15:0] | ı |
| RAW_D3 | F | С | Data[15:0] | I | F | С | Data[15:0] | _ |       | F | С | Data[15:0] | I |

Figure 8-19 RAW data transmission protocol

F: Frame-head bit, 1 bit. F is 1 when this data message is the frame's first data message; if not, F is always 0.

C: Chirp-head bit, 1 bit. C is 1 when this data message is the chirp's first data message; if not, C is always 0.

Data[15:0]: RAW data message, 16 bits.

I: Idle, 2 bits, fixed value of 2'b 00.

ICL1122 DS10012RN\_Rev.1.2\_20230910 31 / 35



# 9 Application Information

## 9.1 Application Schematic



Figure 9-1 mmWave sensor 1T2R application schematic

Table 9-1 External component suggestions

| Component        | Description                   | Value          | Remarks                    |
|------------------|-------------------------------|----------------|----------------------------|
| ANT1, ANT2, ANT3 | PCB patch antenna             | 24 GHz antenna | -                          |
| FB1              | ferrite bead                  | GZ1005D310TF   | -                          |
| C1               | ceramic capacitor             | 100 nF         | X7R                        |
| C2               | DCDC output ceramic capacitor | 22 μF          | X5R                        |
| 1.1              | DCDC output nower industor    | 2211           | SWPA252012S220MT, ±20%,    |
| L1               | DCDC output power inductor    | 22 μH          | DCR < 1.7 Ω, Isat > 500 mA |
| R1               | loop filter resistor          | 820 Ω          | ±5%                        |
| C3               | loop filter ceramic capacitor | 4.7 nF         | ±5%, X7R                   |
| C4               | loop filter ceramic capacitor | 820 pF         | ±5%, X7R                   |
| R2               | resistor                      | 12.4 kΩ        | ±1%                        |
| C5, C6           | capacitor                     | 12 pF          | ±5%, C0G                   |
| Y1               | crystal                       | 25 MHz         | <50 ppm                    |

## **Package Outline**

# 10 Package Outline







| Item                                     |       | Symbol     | Minimum Normal Max |         |       |  |
|------------------------------------------|-------|------------|--------------------|---------|-------|--|
| Body Size                                | X     | D          |                    |         |       |  |
| body Size                                | Y     | Е          |                    |         |       |  |
| Exposed Pad Size                         | X     | D2         | 2.7                | 2.8     | 2.9   |  |
| Exposed rad 512e                         | Y     | E2         | 2.7                | 2.8     | 2. 9  |  |
| Total Thickness                          |       | Α          | 0.7                | 0.75    | 0.8   |  |
| Molding Thickness                        |       | A1         |                    |         |       |  |
| LF Thickness                             | A2    | 0. 203 REF |                    |         |       |  |
| Stand Off                                | A3    | 0          | 0.02               | 0.05    |       |  |
| Lead Width                               |       | b          | 0. 15              | 0. 2    | 0. 25 |  |
| Lead Length                              |       | L          | 0. 25              | 0.3     | 0.35  |  |
| Lead Pitch                               |       | e          | 0. 4 BSC           |         |       |  |
| The space from term of lead to exposed p |       | k          |                    | 0.3 REF |       |  |
| Package Edge Tole                        | rance | aaa        | 0. 1               |         |       |  |
| Lead Offset                              | bbb   |            | 0.07               |         |       |  |
| Molding Flatness                         | ccc   |            | 0. 1               |         |       |  |
| Coplanarity                              | eee   | 0. 08      |                    |         |       |  |
| Exposed Pad Offset                       | t     | fff        |                    | 0.1     |       |  |

SIDE VIEW

Figure 10-1 Package description

ICL1122 DS10012RN\_Rev.1.2\_20230910 33 / 35



## **Handling Information**

## 11 Handling Information

## **ESD CAUTION**



ESD (electrostatic discharge) sensitive device.

Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

# **12 Revision History**

| Revision | Date      | Data Sheet Status    | Contents                                                |
|----------|-----------|----------------------|---------------------------------------------------------|
| 0.1      | 2023/1/15 | Objective Data Sheet | Initial draft.                                          |
| 0.2      | 2023/3/25 | Objective Data Sheet | Functionality description added.                        |
| 0.3      | 2023/7/5  | Objective Data Sheet | Measurement data updated.                               |
|          |           |                      | Zero padding illustrated;                               |
|          |           |                      | Data SPI slave mode added, and correlated pin name      |
|          |           |                      | changed;                                                |
| 1.0      | 2023/8/9  | Product Data Sheet   | PLL, R_RAMP, linearity updated;                         |
|          |           |                      | Add maximum PN value;                                   |
|          |           |                      | NF typical value modified;                              |
|          |           |                      | Add zero padding description and illustration.          |
|          |           |                      | Add "security and surveillance" in applications block;  |
| 1.1      | 2023/8/24 | Product Data Sheet   | Modified data format in Table 8-8;                      |
|          |           |                      | Modified description of Freq_err in Table 7-10.         |
|          |           |                      | Add TX return loss in Table 7-8;                        |
|          |           |                      | Add description on power detector in Main Features;     |
|          |           |                      | Add description on power detector applications in Power |
|          |           |                      | detector section;                                       |
| 1.2      | 2023/9/9  | Product Data Sheet   | Modified description on raw data communication in 8.2.3 |
|          |           |                      | Raw Data Output;                                        |
|          |           |                      | Add description and value for low power mode in Main    |
|          |           |                      | Features and Table 7-5.                                 |
|          |           |                      | Modified description on low power in Main Features;     |



## **Important Notice and Warnings**

## **Important Notice and Warnings**

**Product Specification** — The information and data provided in a product data sheet shall define the specification of the product as agreed between ICLEGEND MICRO and its customer, unless ICLEGEND MICRO and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which ICLEGEND MICRO product is deemed to offer functions and qualities beyond those described in the Product data sheet.

ICLEGEND MICRO provides information in this document which is believed to be accurate and reliable. However, ICLEGEND MICRO does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. ICLEGEND MICRO takes no responsibility for the content in this document if provided by an information source outside of ICLEGEND MICRO. In no event shall ICLEGEND MICRO be liable for any indirect, incidental, punitive, special or consequential damages (including -without limitation -lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

ICLEGEND MICRO reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

These resources are intended for skilled developers designing with ICLEGEND MICRO products. You are solely responsible for (1) selecting the appropriate ICLEGEND MICRO products for your application, (2) designing, validating and operation of your applications and products throughout the lifecycles, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice.

ICLEGEND MICRO grants you permission to use these resources only for development of the application that uses ICLEGEND MICRO products described in this resource. Other reproduction and display of these resources is prohibited. No license is granted to any other ICLEGEND MICRO intellectual property right or to any third party intellectual property right. ICLEGEND MICRO disclaims responsibility for, and you will fully indemnify ICLEGEND MICRO and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

ICLEGEND MICRO products are provided subject to ICLEGEND MICRO's Terms of Sale or other applicable terms. ICLEGEND MICRO's provision of these resources does not expand or otherwise alter ICLEGEND MICRO's applicable warranties or warranty disclaimers for ICLEGEND MICRO products.

ICL1122 DS10012RN\_Rev.1.2\_20230910 35 / 35